DocumentCode :
3250468
Title :
A polynomial time algorithm for reconfiguring the 1 1/2 track-switch model with PE and bus faults
Author :
Horita, Tadayoshi ; Takanami, Itsuo
Author_Institution :
Dept. of Comput. & Inf. Sci., Iwate Univ., Morioka, Japan
fYear :
1997
fDate :
18-20 Dec 1997
Firstpage :
16
Lastpage :
22
Abstract :
As VLSI technology has developed, the interest in implementing an entire or significant part of a parallel computer system using wafer scale integration is growing. The major problem for the case is the possibility of drastically low yield and/or reliability of the system if there is no strategy for coping with such situations. Various strategies to restructure the faulty physical system into the fault-free target logical system are described in the literature. These restructures are performed using interconnection networks consisting of links and switches. Then the reliabilities of the systems depend on those of PEs and the interconnection networks. However, as far as we know, there are few studies considering the simultaneous faults of PEs and interconnection links. In this paper, by extending the Roychowdhury´s (1989) algorithm, we propose a polynomial time algorithm for reconfiguring the 1 1/2 track-switch model compensating for simultaneous PE and bus faults.
Keywords :
computational complexity; fault tolerant computing; multiprocessor interconnection networks; parallel algorithms; parallel architectures; reconfigurable architectures; reliability; system buses; wafer-scale integration; VLSI; bus faults; fault-free target logical system; fault-tolerance; interconnection networks; low yield; mesh arrays; parallel computer system; polynomial time algorithm; processor faults; reliability; track-switch model reconfiguration; wafer scale integration; Concurrent computing; Fault tolerance; Information science; Multiprocessor interconnection networks; Polynomials; Semiconductor device modeling; Switches; Very large scale integration; Wafer scale integration; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Architectures, Algorithms, and Networks, 1997. (I-SPAN '97) Proceedings., Third International Symposium on
ISSN :
1087-4089
Print_ISBN :
0-8186-8259-6
Type :
conf
DOI :
10.1109/ISPAN.1997.645047
Filename :
645047
Link To Document :
بازگشت