Title :
Time partitioning framework for partially reconfigurable systems
Author :
Mtibaa, Abdellatif ; Ouni, Bourmui ; Abid, Mohamed
Author_Institution :
Nat. Eng. Sch. of Monastir, Tunisia
Abstract :
The FPGAs architectures allow the overlap between execution and reconfiguration. Indeed, fractions of the application can be configured at the same time that others fractions of the application can be executed. This approach is called partially reconfiguration that used for partially reconfigurable FPGAs. The partially reconfiguration approach can be used to fit a large application into the FPGA device by partitioning the application over time. At each partition, set of tasks are configured and other sets of tasks are executed. This partitioning over time of execution and configuration of tasks is achieved so that the latency of the application is optimal. In this paper, we introduce a time partitioning and a design flow approach for partially reconfigurable systems.
Keywords :
field programmable gate arrays; logic partitioning; reconfigurable architectures; FPGA architecture; FPGA device design; partially reconfigurable systems; partially reconfiguration method; time partitioning method; Application software; Computer architecture; Delay; Field programmable gate arrays; Flow graphs; High level synthesis; Laboratories; Microelectronics; Partitioning algorithms; Systems engineering and theory;
Conference_Titel :
Microelectronics, 2004. ICM 2004 Proceedings. The 16th International Conference on
Print_ISBN :
0-7803-8656-6
DOI :
10.1109/ICM.2004.1434206