Title :
Ultra low-power sequential circuit implementation by a Quasi-Static Single phase Adiabatic Dynamic Logic (SPADL)
Author :
Chanda, M. ; Dandapat, A. ; Rahaman, H.
Author_Institution :
ECE Dept., MSIT, Kolkata, India
Abstract :
This implementation of sequential logic circuits by using a novel quasi-static single-phase adiabatic dynamic logic (SPADL) has been presented. SPADL uses only a single sinusoidal source as supply-clock. This not only ensures lower energy dissipation, but also simplifies the clock design which would be otherwise more complicated due to the signal synchronization requirement. Simplicity and static logic resembled characteristics of SPADL logic, substantially decreases circuit complexity with improved driving ability and circuit robustness. A practical adiabatic asynchronous sequential circuit based on the energy efficient SPADL is implemented with TSMC 0.18 ¿m technology. Spice simulation shows that SPADL 8421 BCD code up counter circuits consume only 30% and 15% energy of single phase clocked adiabatic logic (an existing single-phase based energy recovery logic), and static CMOS at 100 MHz. Both simulation and measurement results verify the functionality of such logic, making it suitable for implementing energy-aware and performance-efficient sequential circuit.
Keywords :
CMOS integrated circuits; SPICE; circuit complexity; circuit simulation; clocks; low-power electronics; sequential circuits; synchronisation; BCD code; SPADL logic; TSMC; adiabatic asynchronous sequential circuit; circuit complexity; circuit robustness; clock design; energy dissipation; energy recovery logic; frequency 100 MHz; quasistatic single phase adiabatic dynamic logic; sequential logic circuit; signal synchronization; single phase clocked adiabatic logic; single sinusoidal source; size 0.18 mum; spice simulation; static CMOS; static logic; supply-clock; ultra low-power sequential circuit; CMOS logic circuits; Circuit simulation; Clocks; Complexity theory; Energy dissipation; Logic circuits; Robustness; Sequential circuits; Signal design; Synchronization; Adiabatic; Single-phase clock; energy-efficient; quasi-static;
Conference_Titel :
TENCON 2009 - 2009 IEEE Region 10 Conference
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-4546-2
Electronic_ISBN :
978-1-4244-4547-9
DOI :
10.1109/TENCON.2009.5395803