DocumentCode :
3251525
Title :
Alpha-SER modeling and simulation for sub-0.25 /spl mu/m CMOS technology
Author :
Changhong Dai ; Hakim, N. ; Hareland, S. ; Maiz, J. ; Shiuh-Wuu Lee
fYear :
1999
fDate :
14-16 June 1999
Firstpage :
81
Lastpage :
82
Abstract :
Soft errors (single event upset) due to alpha particles from radioactive impurities in packaging materials were first observed on DRAMs. While terrestrial cosmic rays also cause soft errors and dominate logic circuit soft-error rate (SER), alpha-SER contributes significantly to SRAM circuit total SER and increases at a higher rate as processing technology advances to sub-0.25 /spl mu/m feature sizes where even logic nodes become susceptible to alpha strikes. In sub-0.25 /spl mu/m CMOS and beyond, with continuous reduction in supply voltage, decrease in node capacitance, and increase in chip size and transistor count, alpha-SER has become a major reliability concern for logic products. As complex logic products such as microprocessors have numerous circuit types and sizes, accurate and efficient prediction of product SER by comprehending both microscopic charge collection physics and circuit response is both critical and a challenging task. This paper presents a comprehensive modeling and simulation approach, including: (1) circuit critical charge (Qcrit) simulation methodology, (2) compact model for alpha strike charge generation and collection, and (3) statistical algorithms for FIT (failure-in-time) rate simulation. We also present compact model calibration methods and validation using Lawrence Livermore National Lab alpha beams as well as experimentally measured FIT rates of SRAMs in three technology generations. This paper reports the alpha-SER saturation effect, which is extremely critical for future technology planning. Moreover, many of the concepts and models discussed here can be extended to neutron-SER prediction.
Keywords :
CMOS memory circuits; SRAM chips; alpha-particle effects; calibration; circuit simulation; error analysis; failure analysis; integrated circuit modelling; statistical analysis; 0.25 micron; CMOS technology; DRAMs; FIT rates; Lawrence Livermore National Lab alpha beams; SRAM circuit total SER; SRAMs; alpha particles; alpha strike charge generation/collection model; alpha strikes; alpha-SER; alpha-SER modeling; alpha-SER saturation effect; chip size; circuit critical charge simulation methodology; circuit size; circuit type; failure-in-time rate simulation; feature size; logic circuit soft-error rate; logic nodes; logic products; microprocessors; model calibration methods; model validation; modeling; neutron-SER prediction; node capacitance; packaging materials; processing technology; product SER; radioactive impurities; reliability; simulation; single event upset; soft errors; soft-error rate; statistical algorithms; supply voltage; technology planning; terrestrial cosmic rays; transistor count; Alpha particles; CMOS logic circuits; Circuit simulation; Cosmic rays; Impurities; Logic circuits; Packaging; Radioactive materials; Semiconductor device modeling; Single event upset;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 1999. Digest of Technical Papers. 1999 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
4-930813-93-X
Type :
conf
DOI :
10.1109/VLSIT.1999.799350
Filename :
799350
Link To Document :
بازگشت