DocumentCode :
3251731
Title :
A novel technique for reducing leakage current of VLSI combinational circuits
Author :
Jaffari, J. ; Afzali-Kusha, A.
Author_Institution :
Dept. of ECE, Tehran Univ., Iran
fYear :
2004
fDate :
6-8 Dec. 2004
Firstpage :
207
Lastpage :
210
Abstract :
In this paper, a new technique for reducing the leakage current of CMOS VLSI circuits is proposed. It makes use of the fact that leakage currents of gates are depended on their input patterns. The order of gate input lines is manipulated to reduce the leakage current. The key feature of the method, which reduces leakage current in both standby and active mode, is that it does not have any overhead on the area, dynamic power and the speed. Up to 20% of the static power reduction is achieved by applying this method to ISCAS85 benchmark circuits.
Keywords :
CMOS logic circuits; VLSI; combinational circuits; leakage currents; low-power electronics; CMOS VLSI combinational circuits; ISCAS85 benchmark circuits; gate leakage current reduction; static power reduction; CMOS integrated circuits; Combinational circuits; Energy consumption; Gate leakage; Leakage current; MOSFETs; Power dissipation; Subthreshold current; Threshold voltage; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2004. ICM 2004 Proceedings. The 16th International Conference on
Print_ISBN :
0-7803-8656-6
Type :
conf
DOI :
10.1109/ICM.2004.1434247
Filename :
1434247
Link To Document :
بازگشت