DocumentCode :
3251818
Title :
High-performance parallel addition using hybrid wave-pipelining
Author :
Levy, James ; Nyathi, Jabulani ; Delgado-Frias, José
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci.,, Washington State Univ., Pullman, WA
fYear :
2005
fDate :
7-10 Aug. 2005
Firstpage :
555
Abstract :
Pipelining digital systems has been shown to provide significant performance gains over non-pipelined systems and remains a standard in microprocessor design. The desire for increased performance has seen a push for deeper pipelines, as well as the introduction of pipelining schemes such as wave-pipelining and hybrid wave-pipelining. In this paper we present a hybrid wave-pipelined parallel adder that operates at 1.79 GHz, 42% performance improvement compared to that of a superpipelined adder. The simulations have been performed using a modest 0.25 mum technology. The three stage hybrid wave-pipelined parallel adder sustains a total of 8 unrelated data waves within the pipe. Another performance benefit achieved by using the hybrid wave-pipelining scheme is the lessening of delays associated with clock skew and clock distribution
Keywords :
adders; delays; logic design; pipeline arithmetic; 0.25 micron; 1.79 GHz; clock distribution; clock skew; data waves; digital systems pipelining; high-performance parallel addition; hybrid wave-pipelining; microprocessor design; nonpipelined systems; superpipelined adder; three stage hybrid wave-pipelined parallel adder; Adders; Circuits; Clocks; Digital systems; Frequency; Microprocessors; Optimization methods; Performance gain; Pipeline processing; Propagation delay;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. 48th Midwest Symposium on
Conference_Location :
Covington, KY
Print_ISBN :
0-7803-9197-7
Type :
conf
DOI :
10.1109/MWSCAS.2005.1594161
Filename :
1594161
Link To Document :
بازگشت