Title :
A genetic local search hybrid architecture for VLSI circuit partitioning
Author :
Coe, Stephen ; Areibi, Shawki ; Moussa, Medhat
Author_Institution :
Sch. of Eng., Guelph Univ., Ont., Canada
Abstract :
During the last decade, the complexity and size of circuits have been rapidly increasing, placing a stressing demand on industry for faster and more efficient CAD tools for VLSI design. One major problem is the computational requirements for optimizing the place and route operations of a VLSI circuit. Thus, this paper investigates the feasibility of using reconfigurable computing platforms to improve the performance of CAD optimization algorithms for the VLSI circuit partitioning problem. The proposed reconfigurable computing genetic algorithm architecture achieved a five times speedup over conventional software implementation while maintaining 88% solution quality. Furthermore, a reconfigurable computing based hybrid algorithm improved upon this solution while using a fraction of the execution time required by the conventional software based approaches.
Keywords :
VLSI; circuit CAD; circuit complexity; circuit optimisation; field programmable gate arrays; genetic algorithms; integrated circuit design; logic partitioning; reconfigurable architectures; CAD optimization algorithm; CAD tools; VLSI circuit partitioning problem; VLSI design; field programmable gate arrays; genetic algorithms; hybrid algorithm; local search hybrid architecture; reconfigurable computing; Design automation; Field programmable gate arrays; Genetic algorithms; Hardware; Integrated circuit interconnections; Partitioning algorithms; Software maintenance; Software quality; Very large scale integration; Wires;
Conference_Titel :
Microelectronics, 2004. ICM 2004 Proceedings. The 16th International Conference on
Print_ISBN :
0-7803-8656-6
DOI :
10.1109/ICM.2004.1434259