Title :
Enabling shallow trench isolation for 0.1 /spl mu/m technologies and beyond
Author :
Chang, C.-P. ; Shive, S.F. ; Kuehne, S.C. ; Ma, Y. ; Vuong, H. ; Baumann, F.H. ; Bude, M. ; Lloyd, E.J. ; Pai, C.S. ; Abdelgadir, M.A. ; Dail, R. ; Liu, C.T. ; Cheung, K.P. ; Colonell, J.I. ; Lai, W.Y.C. ; Miner, J.F. ; Vaidya, H. ; Liu, R.C. ; Clemens, J
Author_Institution :
AT&T Bell Labs., Murray Hill, NJ, USA
Abstract :
Shallow trench isolation (STI) has become the standard isolation structure for sub-micron silicon CMOS technologies (Perera et al, 1995; Chatterjee et al, 1996). However, following the trend of device scaling, isolation for future device generations will have minimum width of about 130 nm for 0.1 /spl mu/m technologies and 100 nm for 0.07 /spl mu/m technologies. It is highly desirable to extend the current STI structure (Nandakumar et al., 1998), widely adapted in manufacturing, to those dimensions, but many issues become difficult to resolve. In this work, we show that with a novel enabler, high temperature re-oxidation (HTR), for corner rounding (Chang et al., 1997) and by properly addressing the issues of trench fill, corner profiles, tub implants, channel width loss, reverse narrow channel effect (RNCE), defect density and junction leakage, the basic STI structure can be extended to 0.1 /spl mu/m and beyond.
Keywords :
CMOS integrated circuits; doping profiles; integrated circuit design; integrated circuit reliability; ion implantation; isolation technology; leakage currents; oxidation; 0.07 micron; 0.1 micron; 100 nm; 130 nm; CMOS technologies; STI; STI structure; SiO/sub 2/-Si; channel width loss; corner profiles; corner rounding; defect density; device scaling; high temperature re-oxidation; isolation; isolation minimum width; junction leakage; reverse narrow channel effect; shallow trench isolation; silicon CMOS technologies; standard isolation structure; trench fill; tub implants; CMOS technology; Doping profiles; Implants; Isolation technology; Manufacturing; Oxidation; Plasma applications; Plasma temperature; Silicon; Voltage;
Conference_Titel :
VLSI Technology, 1999. Digest of Technical Papers. 1999 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
4-930813-93-X
DOI :
10.1109/VLSIT.1999.799393