DocumentCode :
3252555
Title :
FPGA based hardware architectures for iterative algorithms implementations
Author :
Belean, Bogdan ; Borda, Monica ; Bot, Adrian
Author_Institution :
Dept. of Mass Spectrometry, Nat. Inst. for R&D of Isotopic & Mol. Technol., Cluj-Napoca, Romania
fYear :
2013
fDate :
2-4 July 2013
Firstpage :
751
Lastpage :
754
Abstract :
The paper describes the FPGA technology together with its possibility to exploit spatial and temporal parallelism in order to implement hardware architectures for iterative algorithms. The development of hardware architecture using FPGA technology represents a reliable solution in case of various applications where fast processing in case of iterative algorithms it´s mandatory. Two applications are presented where the FPGA technology is used for processing. Thus, on one hand, automatic microarray grid alignment is performed using FPGA based hardware architecture, while on the other hand, an FPGA based LDPC decoder implementation is proposed in order to improve the decoder throughput compared to state of the art approaches.
Keywords :
decoding; field programmable gate arrays; iterative methods; parity check codes; FPGA technology; FPGA-based LDPC decoder implementation; FPGA-based hardware architectures; automatic microarray grid alignment; decoder throughput; iterative algorithm; spatial-temporal parallelism; Computer architecture; Decoding; Electric shock; Field programmable gate arrays; Hardware; Image processing; Parity check codes; FPGA technology; Low Density Parity Check Codes; image processing; iterative algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Telecommunications and Signal Processing (TSP), 2013 36th International Conference on
Conference_Location :
Rome
Print_ISBN :
978-1-4799-0402-0
Type :
conf
DOI :
10.1109/TSP.2013.6614038
Filename :
6614038
Link To Document :
بازگشت