DocumentCode :
3252728
Title :
The architecture of OCMP and its evaluation
Author :
Saisho, K. ; Sano, Tomomi ; Fukuda, Akira
Author_Institution :
Graduate Sch. of Inf. Sci., Nara Inst. of Sci. & Technol., Takayama
fYear :
1997
fDate :
18-20 Dec 1997
Firstpage :
71
Lastpage :
77
Abstract :
By gathering multiple processors in one LSI chip, communication delay between processors becomes shorter and then efficient fine/medium grain parallel processing can be realized. The authors propose a new processor architecture called OCMP (On-Chip Multi-Processing Architecture). OCMP has two characteristics: one is the instruction level dispatching mechanism; and the other is the divided cache system. OCMP employs a fork-join type parallel processing model in order to simplify the dispatching mechanism. By dividing the cache system into shared cache and private cache, the cache coherence problem between processors on the same chip is removed and access conflict on the shared cache is also relaxed. OCMP is evaluated with the instruction level simulator developed by the authors. Two types of instruction level dispatching mechanisms are compared. The memory access mechanism is evaluated with various parameters such as memory access cost, the degree of simultaneous access to shared cache, and so on
Keywords :
cache storage; instruction sets; large scale integration; multiprocessing systems; multiprocessor interconnection networks; parallel architectures; performance evaluation; LSI chip; OCMP architecture; On-Chip Multiprocessing Architecture; access conflict; cache coherence; communication delay; divided cache system; fine grain parallel processing; fork-join type parallel processing; instruction level dispatching; instruction level simulator; medium grain parallel processing; memory access; multiple processors; private cache; processor architecture; shared cache; Costs; Delay; Dispatching; Erbium; Memory management; Multiprocessing systems; Parallel processing; Processor scheduling; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Architectures, Algorithms, and Networks, 1997. (I-SPAN '97) Proceedings., Third International Symposium on
Conference_Location :
Taipei
ISSN :
1087-4089
Print_ISBN :
0-8186-8259-6
Type :
conf
DOI :
10.1109/ISPAN.1997.645057
Filename :
645057
Link To Document :
بازگشت