DocumentCode :
3253418
Title :
Enhancing reliability and flexibility of a system-on-chip using reconfigurable logic
Author :
Jiang, Wei ; Marwah, Tushti ; Bouldin, Don
Author_Institution :
Dept. of Electr. & Comput. Eng., Tennessee Univ., Knoxville, TN, USA
fYear :
2005
fDate :
7-10 Aug. 2005
Firstpage :
879
Abstract :
In this paper we present the design of a SoC baseline platform with a Leon2 CPU. An Advanced Encryption Standard (AES) module and a reconfigurable core form the IP blocks that are attached to the SoC through AMIBA bus. The reconfigurable core is inserted into the design using tools developed by DAFCA, Inc. (Design Automation for Flexible Chip Architectures) for post-silicon debugging and verification. Hence, a re-spin may be avoided and the time-to-market will be reduced.
Keywords :
integrated circuit design; integrated circuit reliability; logic circuits; reconfigurable architectures; system buses; system-on-chip; AMIBA bus; IP block; Leon2 CPU; advanced encryption standard; flexibility; post-silicon debugging; post-silicon verification; reconfigurable logic; reliability; system-on-chip; Algorithm design and analysis; Application specific integrated circuits; Crosstalk; Debugging; Hardware; Logic design; Protocols; Reconfigurable logic; System-on-a-chip; Time to market;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. 48th Midwest Symposium on
Print_ISBN :
0-7803-9197-7
Type :
conf
DOI :
10.1109/MWSCAS.2005.1594242
Filename :
1594242
Link To Document :
بازگشت