DocumentCode :
3253809
Title :
Design and evaluation of a second generation multi-technology field programmable gate array
Author :
Swaminathan, Raghav ; Chadha, Vishal ; Akyol, Mucahit ; Samsani, Siva Prasad Reddy ; Beyette, Fred R., Jr.
Author_Institution :
Dept. of Electr. & Comput. Eng. & Comput. Sci., Cincinnati Univ., OH
fYear :
2005
fDate :
7-10 Aug. 2005
Firstpage :
972
Abstract :
In order to extend the flexibility, rapid prototyping and reusability benefits associated with conventional FPGAs into the multi-technology domain, the novel idea of a multi-technology field programmable gate array (MT-FPGA) has been suggested. In this paper we propose an improved version of the MT-FPGA which considerably optimizes speed, area and power when compared to the previous design. This innovative design is also equipped with dedicated carry-chain logic modules in the multi-technology logic clusters to efficiently perform several arithmetic operations. The improved design of the programmable I/O module provides greater observability and controllability. Results comparing the speed, area and power dissipation metrics between the two generations of the MT-FPGAs are presented. These can be used for closely predicting the performance of any M by N array MT-FPGA
Keywords :
carry logic; field programmable gate arrays; logic design; arithmetic operations; carry-chain logic modules; multi-technology field programmable gate array; multi-technology logic clusters; Arithmetic; Controllability; Design optimization; Field programmable gate arrays; Logic design; Observability; Power dissipation; Power generation; Programmable logic arrays; Prototypes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. 48th Midwest Symposium on
Conference_Location :
Covington, KY
Print_ISBN :
0-7803-9197-7
Type :
conf
DOI :
10.1109/MWSCAS.2005.1594265
Filename :
1594265
Link To Document :
بازگشت