DocumentCode :
3254057
Title :
Computation/communication balance-point modeling in multiprocessors
Author :
Hamacher, V. Carl
Author_Institution :
Dept. of Electr. & Comput. Eng., Queen´´s Univ., Kingston, Ont., Canada
fYear :
1999
fDate :
1999
Firstpage :
141
Lastpage :
144
Abstract :
An analytic model for predicting processor utilization in a CC-NUMA (cache coherent non-uniform memory access) shared-memory multiprocessor is developed. The interconnection network in such systems transfers cache line messages between processor caches and memory modules on read and write misses. The major component of the miss penalty, for the case of large systems, is the network delay. Using only a relatively small number of node parameters (cache miss rate, cache line length, number of outstanding transfer requests allowed, memory access time, proportion of Reads to Writes), along with the bandwidth and delay versus throughput characteristics of the network, the analytic model is shown to give good estimates of the processor utilization values derived from an independent detailed simulation study. In particular, for multiprocessor sizes of 72 and 108 nodes, and for variations in the node parameters, the processor utilization values determined by the analytic model are within 10% of the simulation results. Processor utilizations vary from 0.41 to 0.88. The interconnection network involved is a hierarchical slotted-ring system
Keywords :
multiprocessor interconnection networks; shared memory systems; CC-NUMA shared-memory multiprocessor; analytic model; bandwidth; cache line message transfer; computation/communication balance-point modeling; hierarchical slotted-ring system; interconnection network; memory module; miss penalty; multiprocessors; network delay; node parameters; processor caches; processor utilization prediction; read and write misses; throughput characteristics; Analytical models; Bandwidth; Delay effects; Delay estimation; Intelligent networks; Multiprocessor interconnection networks; Predictive models; Read-write memory; Switches; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Computers and Signal Processing, 1999 IEEE Pacific Rim Conference on
Conference_Location :
Victoria, BC
Print_ISBN :
0-7803-5582-2
Type :
conf
DOI :
10.1109/PACRIM.1999.799497
Filename :
799497
Link To Document :
بازگشت