Title :
Duty cycle measurement and correction using a random sampling technique
Author :
Bhatti, Rashed Zafar ; Denneau, Monty ; Draper, Jeff
Author_Institution :
Dept. of EE Syst., Southern California Univ., Marina del Rey, CA, USA
Abstract :
A specific value of duty cycle of an on-chip clock or signal often becomes of extreme significance in VLSI circuits like DRAM´s, dynamic/domino pipelined circuits, pipelined analog-to-digital converters (ADC) and serializer/deserializer (SERDES) circuits, which are sensitive to the duty cycle or where operations are synchronized with both transitions of the clock. This paper introduces a novel idea based on a random sampling technique of inferential statistics for measurement and local correction of the duty cycle of high-speed on-chip signals. The high measurement accuracy achievable through the proposed random sampling technique provides a way to correct the duty cycle with a maximum error of less than half the smallest delay resolution unit available for correction. An input signal with duty cycle from 30% to 70% can be adjusted to a wide range of values within this range using a purely digital, area-efficient standard cell based design. Our experimental results gathered though extensive simulations of the proposed circuit manifest a very close correlation to the expected theoretical results.
Keywords :
VLSI; clocks; logic circuits; signal sampling; DRAM; SERDES circuit; VLSI circuit; deserializer circuit; duty cycle correction; duty cycle measurement; dynamic-domino pipelined circuit; on-chip clock; pipelined analog-to-digital converter; random sampling technique; serializer circuit; Analog-digital conversion; Circuits; Clocks; Delay; Error correction; Sampling methods; Signal resolution; Statistics; Synchronization; Very large scale integration;
Conference_Titel :
Circuits and Systems, 2005. 48th Midwest Symposium on
Print_ISBN :
0-7803-9197-7
DOI :
10.1109/MWSCAS.2005.1594283