DocumentCode :
3254419
Title :
Performance Improvements through Timing Driven Reconfiguration of Black-Boxes in Platform FPGAs
Author :
Sundararajan, Parthasarathy ; Krishnamurthy, Sridhar ; Vijaykrishnan, N. ; Chaudhary, Kamal ; Jayaraman, Rajev
Author_Institution :
Pennsylvania State Univ., University Park, PA
fYear :
2006
fDate :
24-27 Sept. 2006
Firstpage :
105
Lastpage :
106
Abstract :
Platform FPGAs have introduced complex reconfigurable black-boxes for complete system on chip implementation. With rising expectations from these architectures there is a need to perform optimizations across the FPGA slice fabric and the newly introduced black boxes to maximize performance gains. In this paper, we discuss a timing driven reconfiguration technique to improve performance of DSP designs on platform FPGAs by (i) optimal register placement algorithms within the DSP 48 block and (ii) timing driven mechanism to have maximal pipeline depth.
Keywords :
digital signal processing chips; field programmable gate arrays; DSP design; field programmable gate arrays; optimal register placement; platform FPGAs; reconfigurable black-boxes; timing driven reconfiguration; Design optimization; Digital signal processing chips; Field programmable gate arrays; Frequency; Hardware; Optimized production technology; Performance gain; Pipeline processing; Reconfigurable logic; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2006 IEEE International
Conference_Location :
Taipei
Print_ISBN :
0-7803-9781-9
Electronic_ISBN :
0-7803-9782-7
Type :
conf
DOI :
10.1109/SOCC.2006.283857
Filename :
4063026
Link To Document :
بازگشت