DocumentCode :
3254520
Title :
A Novel 8-Phase PLL Design for PWM Scheme in High Speed I/O Circuits
Author :
Tang, Rui ; Kim, Yong-Bin
Author_Institution :
Northeastern Univ., Boston, MA
fYear :
2006
fDate :
24-27 Sept. 2006
Firstpage :
119
Lastpage :
122
Abstract :
A novel phase-locked-loop (PLL) topology for pulse width modulation (PWM) technique in high speed I/O circuits is presented in this paper. The VCO of the PLL generates the eight phase clocks of the same frequency. A simple level shifter structure is used to amplify the VCO output signal to the full voltage swing and guarantee 50% duty cycle for a wide range of frequency. The performance of the charge-pump and phase- frequency detector is improved from the previous research. The proposed PLL can be used in both transmitter end and receiver end and the performance satisfies the requirements of high speed wireline communication.
Keywords :
phase locked loops; pulse width modulation; voltage-controlled oscillators; 8-phase PLL design; I/O circuits; PWM scheme; VCO; charge-pump detector; duty cycle; high speed wireline communication; level shifter structure; phase- frequency detector; phase-locked-loop topology; pulse width modulation technique; receiver end; transmitter end; voltage swing; voltage-controlled oscillators; Circuit topology; Clocks; Frequency; Phase locked loops; Phase modulation; Pulse amplifiers; Pulse circuits; Pulse width modulation; Space vector pulse width modulation; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2006 IEEE International
Conference_Location :
Taipei
Print_ISBN :
0-7803-9781-9
Electronic_ISBN :
0-7803-9782-7
Type :
conf
DOI :
10.1109/SOCC.2006.283863
Filename :
4063032
Link To Document :
بازگشت