DocumentCode :
3254712
Title :
Process Variation Aware Parallelization Strategies for MPSoCs
Author :
Srinivasan, Suresh ; Ramadoss, Raghavan ; Vijaykrishnan, N.
Author_Institution :
Dept. of Comput. Sci. & Eng., Pennsylvania State Univ., University Park, PA
fYear :
2006
fDate :
24-27 Sept. 2006
Firstpage :
179
Lastpage :
182
Abstract :
Scaling of microprocessors is aggravating the gap between design and manufacturing expectations. Such variations may lead to manufacturing of processors cores with frequencies lower or higher than their expected frequencies. In particular, with the rapid advent of multiprocessor system on chips (MPSoC), such manufacturing uncertainties may lead to significant variations in the operating frequencies of different processor cores on the same chip. In this work, we demonstrate that traditional load balanced parallelization schemes need to be revisited to account for such variations. Specifically, we highlight the need for tuning the degree of parallelization and non-uniform workload generation to achieve lower power consumption in next generation MPSoCs.
Keywords :
microprocessor chips; multiprocessing systems; system-on-chip; load balanced parallelization schemes; manufacturing expectations; manufacturing uncertainties; microprocessors; multiprocessor system on chips; nonuniform workload generation; process variation aware parallelization strategies; processor cores; Analytical models; Circuit optimization; Computer science; Counting circuits; Delay; Design engineering; Energy consumption; Frequency; Load management; Manufacturing processes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2006 IEEE International
Conference_Location :
Taipei
Print_ISBN :
0-7803-9781-9
Electronic_ISBN :
0-7803-9782-7
Type :
conf
DOI :
10.1109/SOCC.2006.283876
Filename :
4063045
Link To Document :
بازگشت