DocumentCode :
3254748
Title :
Design of luma and chroma sub-pixel interpolator for H.264 fractional motion estimation
Author :
Chang, Hoyoung ; Kim, Soojin ; Lee, Seonyoung ; Cho, Kyeongsoon
Author_Institution :
Dept. of Electron. & Inf. Eng., Hankuk Univ. of Foreign Studies, Yongin, South Korea
fYear :
2009
fDate :
23-26 Jan. 2009
Firstpage :
1
Lastpage :
5
Abstract :
This paper describes an efficient design of the interpolation circuit to generate the luma and chroma sub-pixels for H.264 fractional motion estimation. The circuit based on the proposed architecture does not require any input data buffering and processes the horizontal, vertical and diagonal sub-pixel interpolations in parallel. The performance of the circuit is further improved by simultaneously processing the 1/2-pixel and 1/4-pixel interpolations for luma components and the 1/8-pixel interpolations for chroma components. In order to reduce the circuit size, we store the intermediate data required to process all the interpolations in parallel in the internal SRAM´s instead of registers. We described the proposed circuit at register transfer level and synthesized the gate-level circuit using 130nm CMOS standard cell library. It consists of 20,674 gates and has the maximum operating frequency of 244MHz. The total number of SPSRAM bits used in our circuit is 3,232. The size of our circuit (including logic gates and SRAM´s) is smaller than others and the performance is still comparable to them.
Keywords :
CMOS memory circuits; SRAM chips; image colour analysis; integrated circuit design; interpolation; logic gates; motion estimation; video coding; 1/2-pixel interpolation; 1/4-pixel interpolation; 1/8-pixel interpolation; CMOS standard cell library; H.264 fractional motion estimation; SPSRAM bits; chroma subpixel interpolator; circuit size; frequency 244 MHz; gate-level circuit synthesis; interpolation circuit; logic gate; luma subpixel interpolator; register transfer level; size 130 nm; CMOS logic circuits; Circuit synthesis; Computer buffers; Frequency; Interpolation; Libraries; Logic circuits; Logic gates; Motion estimation; Registers; Fractional; H.264; Interpolation; Motion Esitmaition; Sub-pixel;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2009 - 2009 IEEE Region 10 Conference
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-4546-2
Electronic_ISBN :
978-1-4244-4547-9
Type :
conf
DOI :
10.1109/TENCON.2009.5395979
Filename :
5395979
Link To Document :
بازگشت