Title :
Performance Constraints Aware Voltage Islands Generation in SoC Floorplan Design
Author :
Lu, Ming-Ching ; Wu, Meng-Chen ; Chen, Hung-Ming ; Jiang, Hui-Ru
Author_Institution :
Sci.-Based Ind. Park, SpringSoft, Inc., Hsinchu
Abstract :
Using voltage island methodology to reduce power consumption for system-on-a-chip (SoC) designs has become more and more popular recently. Currently this approach has been considered either in system-level architecture or post-placement stage. Since hierarchical design and reusable intellectual property (IP) are widely used, it is necessary to optimize floorplanning/placement methodology considering voltage islands generation to solve power and critical path delay problems. In this paper, we propose a floorplanning methodology considering voltage islands generation and performance constraints. Our method is flexible and can be extended to hierarchical design. The experimental results on some MCNC benchmarks show that our method is effective in meeting performance constraints and simultaneously considers the tradeoff between power routing cost and the assignment of supply voltage in modules.
Keywords :
integrated circuit layout; low-power electronics; system-on-chip; MCNC benchmarks; SoC floorplan design; critical path delay; floorplanning/placement methodology; hierarchical design; power consumption reduction; power routing cost; reusable intellectual property; supply voltage assignment; system-level architecture; system-on-a-chip design; voltage islands generation; Costs; Delay; Electronics industry; Energy consumption; Industrial electronics; Intellectual property; Routing; Space exploration; System-on-a-chip; Voltage;
Conference_Titel :
SOC Conference, 2006 IEEE International
Conference_Location :
Taipei
Print_ISBN :
0-7803-9781-9
Electronic_ISBN :
0-7803-9782-7
DOI :
10.1109/SOCC.2006.283883