DocumentCode :
3254895
Title :
Interrupt Communication on the SegBus platform
Author :
Swaminathan, Appaya Devaraj ; Seceleanu, Tiberiu
Author_Institution :
Dept. of Inf. Technol., Univ. of Turku & TUCS, Turku
fYear :
2006
fDate :
24-27 Sept. 2006
Firstpage :
229
Lastpage :
232
Abstract :
In this study, we discuss communication aspects concerning a segmented bus platform. The segmented bus architecture provides certain performance improvements compared to the traditional bus systems, while employing a much simpler communication structure and algorithm than those thought for networks-on-chip. Our implementation strategy targets an FPGA technology and considers multiple clock domains. By means of interrupt-like procedures, we obtain both improvements in performance and accurate throughput characterization.
Keywords :
field buses; field programmable gate arrays; logic design; system-on-chip; FPGA technology; SegBus platform; interrupt communication; multiple clock domains; segmented bus architecture; Application specific integrated circuits; Clocks; Delay; Field programmable gate arrays; Hardware; Information technology; Resource management; Stress; Switches; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2006 IEEE International
Conference_Location :
Taipei
Print_ISBN :
0-7803-9781-9
Electronic_ISBN :
0-7803-9782-7
Type :
conf
DOI :
10.1109/SOCC.2006.283887
Filename :
4063056
Link To Document :
بازگشت