Title :
A Detailed Vth-Variation Analysis for Sub-100-nm Embedded SRAM Design
Author :
Yamaoka, Masanao ; Onodera, Hidetoshi
Author_Institution :
Dept. of Commun. & Comput. Eng., Kyoto Univ., Kyoto
Abstract :
A Vth variation has large impact on SRAM operation. To predict an SRAM operating margin in design phase, a Vth window analysis is used. We propose an improved Vth window analysis, which considers a relationship between global and local Vth variation, and the analysis enables accurate operating margin prediction. This analysis predicts 7.7% larger yield deterioration than conventional method in 65-nm manufacturing process and gives a chance to introduce some operating margin enhancement circuits in design phase.
Keywords :
SRAM chips; integrated circuit design; SRAM design; SRAM operating margin analysis; Vth variation analysis; Cache memory; Design engineering; Embedded computing; Fluctuations; Independent component analysis; MOS devices; MOSFETs; Manufacturing processes; Random access memory; Transistors;
Conference_Titel :
SOC Conference, 2006 IEEE International
Conference_Location :
Taipei
Print_ISBN :
0-7803-9781-9
Electronic_ISBN :
0-7803-9782-7
DOI :
10.1109/SOCC.2006.283905