DocumentCode :
3255317
Title :
Silicon Debug and DFT for SOC IP
Author :
Dakwala, Nikhil
Author_Institution :
Stridge Inc., Pflugerville, TX 78660, 512 736 6467. nikhil@stridge.com
fYear :
2006
fDate :
Sept. 2006
Firstpage :
327
Lastpage :
328
Abstract :
Nanometer circuits and fabrication process both are becoming increasingly complex at the same time. The very nature of silicon defects continue to evolve with these ground shift and are now focused on timing, signal integrity and process variations [1]. It is not enough to simply have full scan ATPG vectors. There will be diagnostics built into the ATPG tools to fall back on when the ATPG tests fail, but these don´t help debug timing defects and when the fail test data is compressed [2]. When yields fall and there is a danger to miss the TTM, TTP, TTx windows, the SOC integrator must be ready for quick debug. Silicon Debug has evolved to be a process that requires planning, tools, and engineering resources. The basic DFT principles of controllability and observability need to be extended to isolate a failing IP. Last but not the least, both SOC IP provider and integrator need to support diagnostics or Failure Analysis to zero-in on a defect. Nanometer fails require a paradigm shift, from Design ¿ for-Test to Design-for-Debug. This tutorial will help the attendees recognize, enjoin and improve the Debug paradigm.
Keywords :
Automatic test pattern generation; Circuits; Design for testability; Fabrication; Process planning; Signal processing; Silicon; Testing; Time to market; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2006 IEEE International
Conference_Location :
Austin, TX
Print_ISBN :
0-7803-9781-9
Electronic_ISBN :
0-7803-9782-7
Type :
conf
DOI :
10.1109/SOCC.2006.283910
Filename :
4063079
Link To Document :
بازگشت