DocumentCode :
3255380
Title :
A low power analog feed forward equalizer for gigabit Ethernet
Author :
Vahidfar, Mohamad Bagher ; Ahrnadi, A.F. ; Fardis, Masume ; Shoaei, Omid
Author_Institution :
Dept. of ECE, Tehran Univ., Iran
fYear :
2005
fDate :
7-10 Aug. 2005
Firstpage :
1354
Abstract :
An analog feed forward error equalizer (AFFE) is described that cancels precursor inter symbol interferences (ISI) in the front end of Gigabit Ethernet on twisted pair interfaces. Forward equalizing in analog domain not only reduces the complexity and area of digital forward equalizer, but also leads to lower power consumption and higher speed. The proposed equalizer based on five taps, discrete time filtering, designed in a 0.18μm CMOS technology. The design operates at 125MHz while consuming 57mW from a 2.5V supply. The low power design is achieved by liner, low power transconductor used for each bit of FIR filter coefficients in analog multiplier. Moreover S/H power and speed requirements are relaxed by using a redundant S/H and an additional clocking phase.
Keywords :
CMOS analogue integrated circuits; analogue circuits; discrete time filters; equalisers; interference suppression; local area networks; low-power electronics; 0.18 micron; 125 MHz; 2.5 V; 57 mW; CMOS technology; FIR filter coefficients; analog feed forward error equalizer; analog multiplier; digital forward equalizer; discrete time filtering; gigabit Ethernet; inter symbol interference cancellation; low power transconductor; twisted pair interfaces; CMOS technology; Energy consumption; Equalizers; Ethernet networks; Feeds; Filtering; Finite impulse response filter; Interference cancellation; Intersymbol interference; Transconductors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. 48th Midwest Symposium on
Print_ISBN :
0-7803-9197-7
Type :
conf
DOI :
10.1109/MWSCAS.2005.1594361
Filename :
1594361
Link To Document :
بازگشت