Title :
Capacitor Voltage Balancing Using Redundant States for Five-Level Multilevel Inverter
Author :
Hotait, Hadi A. ; Massoud, Ahmed M. ; Finney, Steve J. ; Williams, Barry W.
Author_Institution :
Univ. of Strathclyde, Glasgow
Abstract :
In this paper a new five-level inverter capacitor voltage balancing technique for high modulation index and high power factor operation is proposed. The proposed redundant state technique is based on dividing the space vector diagram of the five-level inverter into six three-level space vector diagrams. The original centre of the space vector diagram is shifted. New states of the space vector are determined, the dwelling time is calculated as for conventional two-level modulation, and the switching sequence is determined depending on the voltage level of the four dc link capacitors, using a redundant state method.
Keywords :
invertors; power capacitors; power factor; capacitor voltage balancing technique; five-level multilevel inverter; modulation index; power factor operation; redundant state technique; space vector diagram; three-level space vector diagram; Capacitors; Harmonic distortion; Insulated gate bipolar transistors; Inverters; Joining processes; Medium voltage; Modulation; Power semiconductor switches; Reactive power; Semiconductor diodes; Balancing Technique; Multilevel Inverter; Space Vector Modulation;
Conference_Titel :
Power Electronics and Drive Systems, 2007. PEDS '07. 7th International Conference on
Conference_Location :
Bangkok
Print_ISBN :
978-1-4244-0645-6
Electronic_ISBN :
978-1-4244-0645-6
DOI :
10.1109/PEDS.2007.4487835