DocumentCode :
3256854
Title :
Certified timing verification and the transition delay of a logic circuit
Author :
Devadas, Srinivas ; Keutzer, Kurt ; Malik, Shard ; Wang, Albert
Author_Institution :
MIT, Cambridge, MA, USA
fYear :
1992
fDate :
8-12 Jun 1992
Firstpage :
549
Lastpage :
555
Abstract :
The transition delay of a circuit is examined. It is shown that the transition delay of a circuit can differ from the floating delay even in the presence of arbitrary monotonic speedups in the circuit. This result is used to derive a procedure which directly computes the transition delay of a circuit. Experimental results of applying the transition delay computation procedure to a number of benchmark examples are given. The most practical benefit of this procedure is that it not only results in a delay calculation but also produces a vector sequence that may be timing simulated to certify static timing verification
Keywords :
delays; logic circuits; logic testing; benchmark examples; certified timing verification; floating delay; logic circuit; transition delay; vector sequence; Capacitors; Clocks; Delay effects; Digital circuits; Frequency; History; Logic circuits; Timing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1992. Proceedings., 29th ACM/IEEE
Conference_Location :
Anaheim, CA
ISSN :
0738-100X
Print_ISBN :
0-8186-2822-7
Type :
conf
DOI :
10.1109/DAC.1992.227744
Filename :
227744
Link To Document :
بازگشت