Title :
A low power technique based on sign bit reduction
Author :
Saneei, M. ; Afzali-Kusha, A. ; Navabi, Z.
Author_Institution :
Dept. of Electr. & Comput. Eng., Tehran Univ., Iran
Abstract :
This paper proposes a new low power technique, called SBR (sign bit reduction) which may reduce the switching activity in multipliers as well as data buses. Utilizing the multipliers based on this scheme, the dynamic power consumption of digital filters based on CMOS logic system can be reduced considerably compared to those based on 2´s complement implementation. To verify the efficacy of the SBR, a 16-bit multiplier was implemented by the scheme. The results for voice data show an average of 29% to 35% switching reduction compared to the 2´s complement implementation. For 16-bit random data, the scheme decreases the switching of 16-bit multipliers by an average of 21%. Finally, the application of the technique to a 16-bit data bus leads to 9.9% to 14.5% switching reduction on average.
Keywords :
CMOS logic circuits; digital filters; encoding; low-power electronics; system buses; 16-bit multiplier; CMOS logic system; data buses; digital filters; dynamic power consumption; low power technique; sign bit reduction; switching activity; Arithmetic; Capacitance; Computer architecture; Digital signal processing; Encoding; Energy consumption; Finite impulse response filter; Switches; Switching circuits; Voltage;
Conference_Titel :
Microelectronics, 2004. ICM 2004 Proceedings. The 16th International Conference on
Print_ISBN :
0-7803-8656-6
DOI :
10.1109/ICM.2004.1434708