DocumentCode :
3257289
Title :
A simulation method for accurately determining DC and dynamic offsets in comparators
Author :
Matthews, Thomas W. ; Heedley, Perry L.
Author_Institution :
Dept. of Electr. & Electron. Eng., California State Univ., Sacramento, CA, USA
fYear :
2005
fDate :
7-10 Aug. 2005
Firstpage :
1815
Abstract :
A simulation method that has proven valuable in the design of high-speed regenerative comparators such as those used in pipeline and flash analog-to-digital converters is presented. This method yields an input-referred offset voltage for the comparator while it is operating at speed, including both DC and dynamic effects such as charge injection and capacitive coupling. The speed and efficiency of the method allows the circuit designer to more fully explore the design space, and provides important insights into comparator operation.
Keywords :
analogue-digital conversion; circuit simulation; comparators (circuits); DC offsets; dynamic offsets; flash analog-to-digital converters; high-speed regenerative comparators; input-referred offset voltage; pipeline analog-to-digital converters; simulation method; Analog-digital conversion; Clocks; Design engineering; Laboratories; Latches; Pipelines; Regeneration engineering; Space exploration; Testing; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. 48th Midwest Symposium on
Print_ISBN :
0-7803-9197-7
Type :
conf
DOI :
10.1109/MWSCAS.2005.1594475
Filename :
1594475
Link To Document :
بازگشت