DocumentCode :
3257385
Title :
TEMPT: technology mapping for the exploration of FPGA architectures with hard-wired connections
Author :
Chung, Kevin ; Rose, Jonathan
Author_Institution :
Dept. of Electr. Eng., Toronto Univ., Ont., Canada
fYear :
1992
fDate :
8-12 Jun 1992
Firstpage :
361
Lastpage :
367
Abstract :
TEMPT is a technology mapping algorithm aimed at exploring field-programmable gate array (FPGA) architectures with hard-wired connections. TEMPT maps a network of basic blocks to a netlist of hard-wired logic blocks (HLBs), in which each HLB consists of several basic hard-wire blocks connected in an arbitrary tree topology, and optimizes either speed or area. TEMPT is as effective as the Xilinx 4000 CLB mapper, PPR, when minimizing CLBs to implement a set of MCNC benchmarks. Using TEMPT it was shown empirically that many HLBs were significantly faster than FPGAs without hard-wired links. Several HLBs were demonstrated that exhibited superior logic density to the Xilinx 4000 CLB
Keywords :
delays; logic CAD; logic arrays; logic testing; FPGA architectures; MCNC benchmarks; PPR; TEMPT; Xilinx 4000 CLB mapper; arbitrary tree topology; delays; field-programmable gate array; hard-wired connections; hard-wired logic blocks; logic density; netlist; technology mapping; Application specific integrated circuits; Circuit synthesis; Delay; Field programmable gate arrays; Logic arrays; Logic circuits; Logic programming; Programmable logic arrays; Routing; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1992. Proceedings., 29th ACM/IEEE
Conference_Location :
Anaheim, CA
ISSN :
0738-100X
Print_ISBN :
0-8186-2822-7
Type :
conf
DOI :
10.1109/DAC.1992.227777
Filename :
227777
Link To Document :
بازگشت