DocumentCode :
3257499
Title :
Concurrent fault simulation of logic gates and memory blocks on message passing multicomputers
Author :
Bose, Soumitra ; Agrawal, Prathima
Author_Institution :
AT&T Bell Labs., Murray Hill, NJ, USA
fYear :
1992
fDate :
8-12 Jun 1992
Firstpage :
332
Lastpage :
335
Abstract :
The authors present a concurrent fault simulation algorithm. The pipelined algorithm is suitable for implementation on memory limited hardware accelerators and message passing multicomputers or specialized hardware. The architecture of the system and the data structures and algorithms for some of the crucial parts of the fault simulation algorithm are outlined. For pipelined architectures, fault simulation is illustrated for circuits modeled at mixed functional and gate levels. The results indicate an order of magnitude speed up compared to a production quality simulator running on a SUN SPARC2
Keywords :
data structures; fault location; logic gates; logic testing; message passing; pipeline processing; SUN SPARC2; concurrent fault simulation; data structures; hardware accelerators; logic gates; memory blocks; message passing multicomputers; pipelined algorithm; production quality simulator; Circuit faults; Circuit simulation; Data structures; Discrete event simulation; Fault detection; Hardware; Logic gates; Message passing; Pipelines; Scheduling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1992. Proceedings., 29th ACM/IEEE
Conference_Location :
Anaheim, CA
ISSN :
0738-100X
Print_ISBN :
0-8186-2822-7
Type :
conf
DOI :
10.1109/DAC.1992.227783
Filename :
227783
Link To Document :
بازگشت