DocumentCode :
3257593
Title :
Optimal Vth assignment and buffer insertion for simultaneous leakage and glitch minimization though integer linear programming (ILP)
Author :
Elakkumanan, Praveen ; Thyagarajan, Karthik ; Prasad, Kishan ; Sridhar, Ramalingam
Author_Institution :
Dept. of Comput. Sci. & Eng., SUNY, Buffalo, NY, USA
fYear :
2005
fDate :
7-10 Aug. 2005
Firstpage :
1880
Abstract :
This paper addresses the problem of minimizing both leakage and glitch power by appropriately using dual-Vth and buffer insertion (for path balancing) techniques, respectively. The problem is formulated as an integer linear program (ILP) with the objective of optimally assigning threshold voltage to the gates to minimize total leakage power and then inserting delay buffers at appropriate positions to minimize glitches. The ILP allows for tradeoff analysis by including constraints where user specified thresholds for total leakage power as well as circuit performance can be inserted. The ILP is solved using CPLEX. Simulation results with ISCAS´85 benchmark circuits indicate that significant savings in leakage power is achieved with minimal number of inserted buffers.
Keywords :
buffer circuits; circuit CAD; integer programming; linear programming; minimisation; ILP; benchmark circuits; buffer insertion; circuit performance; delay buffers; glitch minimization; integer linear programming; leakage minimization; leakage power; optimal threshold voltage assignment; path balancing; tradeoff analysis; user specified thresholds; CMOS technology; Circuits; Computer science; Delay; Energy consumption; Integer linear programming; Minimization; Power dissipation; Power system reliability; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. 48th Midwest Symposium on
Print_ISBN :
0-7803-9197-7
Type :
conf
DOI :
10.1109/MWSCAS.2005.1594491
Filename :
1594491
Link To Document :
بازگشت