Title : 
ISIS: a system for performance driven resource sharing
         
        
            Author : 
Gregory, Brent ; Macmillen, Don ; Fogg, Dennis
         
        
            Author_Institution : 
Synopsys, Inc., Mountain View, CA, USA
         
        
        
        
        
        
            Abstract : 
The authors establish the importance of accurate bit-level area and delay modeling to the quality of circuits synthesized by resource sharing systems. They show that bit-level accuracy and integration with logic optimization are both desirable and feasible, since the added execution time is a small fraction of the total optimization time. The implementation of a resource sharing system called ISIS, which uses bit-level modeling, accounts for control delays, and optimizes sharing and resource performance selection together to generate high-quality circuits from register transfer language (RTL) descriptions, is described
         
        
            Keywords : 
delays; logic CAD; ISIS; bit-level accuracy; bit-level area; bit-level modeling; delay modeling; logic optimization; performance driven resource sharing; register transfer language; Circuits; Context modeling; Control system synthesis; Costs; Delay estimation; Design optimization; Intersymbol interference; Logic design; Resource management; Timing;
         
        
        
        
            Conference_Titel : 
Design Automation Conference, 1992. Proceedings., 29th ACM/IEEE
         
        
            Conference_Location : 
Anaheim, CA
         
        
        
            Print_ISBN : 
0-8186-2822-7
         
        
        
            DOI : 
10.1109/DAC.1992.227791