DocumentCode :
3257706
Title :
An integrated approach to realistic worst-case design optimization of MOS analog circuits
Author :
Dharchoudhury, A. ; Kang, S.M.
Author_Institution :
Dept. of Electr. & Comput. Eng., Illinois Univ., Urbana, IL, USA
fYear :
1992
fDate :
8-12 Jun 1992
Firstpage :
704
Lastpage :
709
Abstract :
The authors present a new integrated approach for the optimization of MOS analog circuit performance by using realistic worst-case device parameter files, each corresponding to a performance measure. Nonlinear response surfaces are constructed for the performance measures of interest, and the worst-case device parameter files are identified by solving a set of suitably cast nonlinear programming problems. The worst-case files are shown to depend on the values of the designable parameters. An efficient method of incorporating this dependence during worst-case design optimization has been developed. This method enables the design of circuits with optimal performance and high parametric yields. Some illustrative analog circuit examples are given to demonstrate the application of the worst-case design optimization procedure
Keywords :
MOS integrated circuits; analogue circuits; circuit CAD; nonlinear programming; MOS analog circuits; biquad; high parametric yields; nonlinear programming; optimal performance; performance measure; worst-case design optimization; worst-case device parameter files; Analog circuits; Circuit noise; Covariance matrix; Design optimization; Gaussian noise; Integrated circuit measurements; Integrated circuit noise; Response surface methodology; Semiconductor device noise; Vectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1992. Proceedings., 29th ACM/IEEE
Conference_Location :
Anaheim, CA
ISSN :
0738-100X
Print_ISBN :
0-8186-2822-7
Type :
conf
DOI :
10.1109/DAC.1992.227795
Filename :
227795
Link To Document :
بازگشت