DocumentCode :
3257924
Title :
The 1:6 phased demultiplexer circuit
Author :
Poriazis, Serafim
Author_Institution :
Lab. of Phasetron., Athens, Greece
fYear :
2004
fDate :
6-8 Dec. 2004
Firstpage :
629
Lastpage :
632
Abstract :
The behavior of the 1:6 phased demultiplexer (PDMUX6) circuit is analyzed. The circuit demultiplexes the input clock signal into six phased output signals by streaming sets of twelve clock phases. A phase difference equal to the half period of the clock is maintained between consecutive output transitions. The VHDL description of the PDMUX6 cell is given and the simulation and synthesis results are generated. A 2-level tree-like structure is built by applying the phased outputs of the PDMUX6 cell into the corresponding clock inputs of six cell replicas that extend the circuit behavior. The EXOR6 gate is attached to the PDMUX6 cell output ports and is aggregating all the phases that the phased clock signals are carrying while preserving their phase associations.
Keywords :
circuit simulation; demultiplexing equipment; hardware description languages; logic design; logic gates; logic simulation; network synthesis; EXOR6 gate; PDMUX6 cell; VHDL description; circuit simulation; logic design; network synthesis; phased clock signals; phased demultiplexer circuit; Circuit analysis; Circuit simulation; Circuit synthesis; Clocks; Demultiplexing; Frequency; Latches; SONET; Signal synthesis; Tires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2004. ICM 2004 Proceedings. The 16th International Conference on
Print_ISBN :
0-7803-8656-6
Type :
conf
DOI :
10.1109/ICM.2004.1434744
Filename :
1434744
Link To Document :
بازگشت