DocumentCode :
3257926
Title :
Inductive verification of iterative systems
Author :
Rho, June-Kyung ; Somenzi, Fabio
Author_Institution :
Dept. of Electr. & Comput. Eng., Colorado Univ., Boulder, CO, USA
fYear :
1992
fDate :
8-12 Jun 1992
Firstpage :
628
Lastpage :
633
Abstract :
Recent advances in binary decision diagram (BDD)-based algorithms have brought much larger circuits than before within the reach of verification programs. The authors show how inductive proof procedures can derive information on regular circuits in optimal time, e.g. they can perform reachability analysis in linear time or check the equivalence of two iterative circuits in time independent of the length of the two arrays. The algorithms presented rely on the canonicity of BDDs to make the inductive steps efficient. The authors have experimented with the techniques described and compared them with the conventional techniques on a few examples
Keywords :
formal verification; logic circuits; logic design; logic testing; binary decision diagram; iterative systems; verification programs; Automata; Binary decision diagrams; Boolean functions; Combinational circuits; Data structures; Information analysis; Iterative algorithms; Logic; Performance analysis; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1992. Proceedings., 29th ACM/IEEE
Conference_Location :
Anaheim, CA
ISSN :
0738-100X
Print_ISBN :
0-8186-2822-7
Type :
conf
DOI :
10.1109/DAC.1992.227809
Filename :
227809
Link To Document :
بازگشت