Title :
Exact calculation of synchronization sequences based on binary decision diagrams
Author :
Pixley, Carl ; Jeong, Seh-Woong ; Hachtel, Gary D.
Author_Institution :
Mitsubishi Electric Res. Lab. Inc., Cambridge, MA, USA
Abstract :
A synchronization sequence for a synchronous design D is a sequence of primary input vectors which when applied to any initial state of D will drive D to a single state, called a reset state. The authors present efficient methods based upon the universal alignment theorem and binary decision diagrams to compute a synchronization sequence, to compute a tight lower bound for the length of such a sequence, and to check that an initial state given in the specification is a reset state. It was shown in the experiments that the proposed method can handle fairly large circuits and the length of the actual synchronization sequence computed is quite close to the lower bound
Keywords :
combinatorial circuits; synchronisation; binary decision diagrams; reset state; synchronization sequences; universal alignment theorem; Boolean functions; Clocks; Combinational circuits; Data structures; Drives; Electrostatic precipitators; Flip-flops; Logic design; Optimization methods; Synchronization;
Conference_Titel :
Design Automation Conference, 1992. Proceedings., 29th ACM/IEEE
Conference_Location :
Anaheim, CA
Print_ISBN :
0-8186-2822-7
DOI :
10.1109/DAC.1992.227811