Title :
Delay fault test generation for scan/hold circuits using Boolean expressions
Author :
Bhattacharya, Debashis ; Agrawal, Prathima ; Agrawal, Vishwani D.
Author_Institution :
Yale Univ., New Haven, CT, USA
Abstract :
A new test generation technique for path delay faults in scan/hold type circuits is presented. It uses reduced ordered binary decision diagrams to represent Boolean functions implemented by the subcircuits in a circuit, as well as to represent the constraints to be satisfied by the delay fault test. Two faults are considered for each path in the circuit under test and a pair of constraint functions, corresponding to the two time frames that constitute a transition, is evaluated for each fault. These constraints are then manipulated to obtain robust tests, if they exist; otherwise, nonrobust tests are obtained from the constraint functions, if they exist. An implementation of this technique was used to analyze delay fault testability of several ISCAS ´89 benchmark circuits
Keywords :
Boolean functions; delays; logic circuits; logic testing; Boolean expressions; Boolean functions; delay fault test generation; path delay faults; reduced ordered binary decision diagrams; scan/hold circuits; Automatic testing; Boolean functions; Circuit faults; Circuit testing; Data structures; Delay; Flip-flops; Latches; Robustness; Sequential circuits;
Conference_Titel :
Design Automation Conference, 1992. Proceedings., 29th ACM/IEEE
Conference_Location :
Anaheim, CA
Print_ISBN :
0-8186-2822-7
DOI :
10.1109/DAC.1992.227843