Title :
A 1-V fully differential sample-and-hold circuit using hybrid cascode compensated DTMOS-based folded OTA
Author :
Fayomi, Christian J B ; Achigui, Hervé F. ; Wirth, Gilson I. ; Kwasniewski, Tadeusz
Author_Institution :
Comput. Sci. Dept., Univ. du Quebec a Montreal, Montreal, QC
Abstract :
This paper presents the design and preliminary results of a sample-and-hold circuit based on a novel implementation of a dynamic threshold MOS (DTMOS) hybrid compensated folded OTA. The heart of this circuit is a new low-voltage fully-differential hybrid cascode compensated DTMOS folded OTA. The use of DTMOS reduces the input/output common mode requirement on the OTA input while hybrid cascode compensation yields to a higher amplification bandwidth compared to the standard Miller and compensation techniques. To overcome input sampling switch limitations imposed by the low supply voltage we make use of a low-voltage low stress and reliable clock signal doubler. Preliminary post-layout simulation results in a 0.18 mum digital CMOS process show that a resolution greater than 8 bits can be obtained with a 1.0 V supply voltage using a 2 MHz clock signal. Further investigations on the performance limit of the proposed method as well as reliability concerns will be performed on the final experimental test chip.
Keywords :
hybrid integrated circuits; operational amplifiers; sample and hold circuits; dynamic threshold MOS; fully differential sample-and-hold circuit; hybrid cascode compensated DTMOS-based folded OTA; Bandwidth; CMOS process; Circuits; Clocks; Heart; Low voltage; Signal resolution; Signal sampling; Stress; Switches;
Conference_Titel :
Circuits and Systems, 2007. NEWCAS 2007. IEEE Northeast Workshop on
Conference_Location :
Montreal, Que
Print_ISBN :
978-1-4244-1163-4
Electronic_ISBN :
978-1-4244-1164-1
DOI :
10.1109/NEWCAS.2007.4487952