DocumentCode :
3258546
Title :
Rhythmic codebook of 300mV precharge, 1ns, low power SRAM in vector quantizers
Author :
Sutaone, Mukul ; Mali, Madan
Author_Institution :
Electron. & Telecommun., Coll. of Eng., Pune, Pune, India
fYear :
2009
fDate :
23-26 Jan. 2009
Firstpage :
1
Lastpage :
5
Abstract :
The effective design of semiconductor memory pertaining to the power consumption, speed and area penalty has always been the crucial task in embedded computing applications. The work presented in this paper is exact and innovative mathematical model based implementation of 32 kb SRAM optimized for power and speed. The model has been developed for a cell, array, and pre-charge, I/Os and periphery devices for their exact behavior and then effective design is obtained by running the model through computing engine. The supply and pre-charge to an array of SRAM are swept and optimized combination is found out for minimum power dissipation and highest achievable access time. The SRAM array rows are controlled by the Gating Transistor Power Saving Technique (GTPST). Redundant columns have been found to make the memory fault tolerant. Similarly the the bitline passive leakage sensing and compensation scheme also has been presented. The experimental result shows 0.25 ¿W dissipation at VDD of 620 mV and pre-charge of 300 mV. The minimum attainable bit line swing is 200 ¿V/ns at VDD of 620 mV and precharge of 500 mV, both of which are state-of-art of its kind. The power saving of 13% is reported. The design by mathematical model, schematic and layout of 32 Kb memory chip and simulation are carried out for development of codebook memory that finds application in embedded signal processing.
Keywords :
SRAM chips; fault tolerance; low-power electronics; vector quantisation; SRAM chips; access time; bitline passive leakage; codebook memory; fault tolerance; gating transistor power saving technique; memory size 32 KByte; power 0.25 muW; power dissipation; rhythmic codebook; semiconductor memory; vector quantizers; voltage 300 V; voltage 500 mV; voltage 620 mV; Embedded computing; Energy consumption; Engines; Fault tolerance; Mathematical model; Power dissipation; Random access memory; Semiconductor memory; Signal design; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2009 - 2009 IEEE Region 10 Conference
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-4546-2
Electronic_ISBN :
978-1-4244-4547-9
Type :
conf
DOI :
10.1109/TENCON.2009.5396167
Filename :
5396167
Link To Document :
بازگشت