DocumentCode :
3258953
Title :
Architecture for efficient GALS support in commercial FPGAs
Author :
Gagné, René ; Belzile, Jean ; Thibeault, Claude
fYear :
2007
fDate :
5-8 Aug. 2007
Firstpage :
638
Lastpage :
641
Abstract :
The conflictual demand of faster and larger design on FPGAs is increasingly difficult to answer by the advances of solid state technology alone. At some point, it is expected that designers and manufacturers will have to give up the traditional synchronous design methodology for a GALS one with more synchronization constraints. This paper proposes a novel FPGA architecture that is both compatible with existing devices and also can support GALS designs. The main objective was to support synchronous design while providing the basic components required by metastability-free asynchronous communications. We present constraint equations that need to be met in order to avoid synchronization failure. The simulation results show that, with a few additions, a standard FPGA cell is appropriate for GALS methodologies.
Keywords :
field programmable gate arrays; synchronisation; FPGA; GALS support; field programmable gate arrays; globally-asynchronous locally-synchronous technology; metastability-free asynchronous communications; synchronization constraints; Application specific integrated circuits; Asynchronous communication; Clocks; Design methodology; Field programmable gate arrays; Frequency synchronization; Metastasis; Routing protocols; Solid state circuits; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. NEWCAS 2007. IEEE Northeast Workshop on
Conference_Location :
Montreal, Que
Print_ISBN :
978-1-4244-1163-4
Electronic_ISBN :
978-1-4244-1164-1
Type :
conf
DOI :
10.1109/NEWCAS.2007.4487977
Filename :
4487977
Link To Document :
بازگشت