DocumentCode :
3259105
Title :
SystemC validation of a low power analog CMOS image sensor architecture
Author :
Verdant, Arnaud ; Villard, Patrick ; Dupret, Antoine ; Mathias, Hervé
Author_Institution :
CEA LETI - MINATEC, Grenoble
fYear :
2007
fDate :
5-8 Aug. 2007
Firstpage :
903
Lastpage :
906
Abstract :
In a context of embedded steady camera for video surveillance with high performance requirements and hard power consumption constraints, a low power CMOS image sensor architecture allowing sensor´s acuity adaptation to the scene activity is considered. In this paper we present an original approach based on SystemC modeling to validate a complex analog SIMD architecture (i.e. highly parallel and programmable) and the implemented algorithm.
Keywords :
CMOS image sensors; computer architecture; parallel processing; video surveillance; SystemC validation; analog CMOS image sensor architecture; complex analog SIMD architecture; embedded steady camera; scene activity; video surveillance; CMOS image sensors; Cameras; Computer architecture; Energy consumption; Hardware; Layout; Motion detection; Power system modeling; Semiconductor device modeling; Video surveillance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. NEWCAS 2007. IEEE Northeast Workshop on
Conference_Location :
Montreal, Que
Print_ISBN :
978-1-4244-1163-4
Electronic_ISBN :
978-1-4244-1164-1
Type :
conf
DOI :
10.1109/NEWCAS.2007.4487988
Filename :
4487988
Link To Document :
بازگشت