DocumentCode :
325949
Title :
A flexible MPEG audio decoder layer III chip architecture
Author :
Singh, P. ; Moreno, W. ; Ranganathan, N. ; Neinhaus, H.
Author_Institution :
Center for Microelectron. Res., Univ. of South Florida, Tampa, FL, USA
Volume :
4
fYear :
1998
fDate :
31 May-3 Jun 1998
Firstpage :
37
Abstract :
Moving Pictures Expert Group (MPEG) audio Layer III is the most advanced standard for digital audio compression. The high coding gain of the standard is due to its time to frequency mapping section, which is also the most compute intensive part of the audio coder. It has been shown in the literature that the Discrete Cosine Transform (DCT) proposed in the standard for the filterbank section could be implemented using the Fast Hartley Transform (FHT) in order to reduce the amount of computations and memory accesses. In this paper, an efficient approach is proposed for implementing the synthesis filterbank of the MPEG audio Layer III. The approach is based on a mixed radix FHT for implementing the Inverse Modified Discrete Cosine Transform (IMDCT) section and a radix-2 FHT for the subband decoding section. A high throughput pipeline VLSI architecture is designed for implementing the proposed approach. The architecture has been simulated and verified using the Cadence Verilog-XL simulator
Keywords :
Hartley transforms; VLSI; audio coding; computer architecture; data compression; decoding; digital signal processing chips; discrete cosine transforms; Discrete Cosine Transform; Inverse Modified Discrete Cosine Transform; Moving Pictures Expert Group audio Layer III; cadence Verilog-XL simulator; coding gain; digital audio compression; fast Hartley Transform; filterbank section; flexible MPEG audio decoder; frequency mapping; high throughput pipeline VLSI architecture; mixed radix FHT; radix-2 FHT; standard; subband decoding; Audio compression; Code standards; Computer architecture; Decoding; Discrete cosine transforms; Discrete transforms; Filter bank; Frequency; MPEG standards; Transform coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-4455-3
Type :
conf
DOI :
10.1109/ISCAS.1998.698746
Filename :
698746
Link To Document :
بازگشت