Title :
The related effects of increased PN junction area on ESD protection capability
Author :
Po-ching, Liu ; Lee, Brian ; Lian, Eng Aik ; Hock, Gan Cheong ; Haibo, Wang
Author_Institution :
Sch. of Electr. & Electron. Eng., Nanyang Technol. Univ., Singapore
fDate :
27 Nov-1 Dec 1995
Abstract :
ESD protection devices comprising polysilicon resistor, Vcc and Vss connected diodes with different sizes of PN junction area were fabricated on CMOS test chip and underwent ESD stress. The result of testing shows that larger PN junction area will subject the polysilicon resistor to bear more energy from ESD stress and end up with more failures. The relationship between stressing energy and junction area is hereby derived. Different failure modes for positive and negative ESD pulses are also identified. By comparing our own design with those of commercial designs, a safe length of contacting parameter at Al-polysilicon contact capable of handling the discharging current is identified to be more than 90 μm
Keywords :
CMOS integrated circuits; electrostatic discharge; failure analysis; integrated circuit reliability; integrated circuit testing; p-n junctions; protection; Al-Si; Al-polysilicon contact; CMOS test chip; ESD protection capability; ESD stress; PN junction area; diodes; failure modes; negative ESD pulses; polysilicon resistor; positive ESD pulses; stressing energy; Circuit testing; Electrostatic discharge; Gallium nitride; Pins; Protection; Resistors; Semiconductor device testing; Semiconductor diodes; Stress; Threshold voltage;
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits, 1995., Proceedings of the 1995 5th International Symposium on the
Print_ISBN :
0-7803-2797-7
DOI :
10.1109/IPFA.1995.487607