DocumentCode :
3259676
Title :
Discovering the input assumptions in specification refinement coverage
Author :
Basu, Prasenjit ; Das, Sayantan ; Dasgupta, Pallab ; Chakrabarti, P.P.
Author_Institution :
Dept. of Comput. Sci. & Eng., Indian Inst. of Technol., Kharagpur, India
fYear :
2006
fDate :
24-27 Jan. 2006
Abstract :
The design of a large chip is typically hierarchical - large modules are recursively expanded into a collection of sub-modules. Each expansion refines the design due to the addition of level specific details. We believe that a similar approach is necessary to scale the capacity of formal property verification technology - as the design gets refined from one level to another, the formal specification must also be refined to reflect the level specific design decisions. At the heart of this approach we propose a checker that identifies the input assumptions under which the refined specification "covers" the original specification. This enables the validation engineer to focus the verification effort on the remaining input scenarios thereby reducing the number of target coverage points for simulation.
Keywords :
circuit CAD; circuit simulation; formal specification; formal verification; integrated circuit design; formal property verification technology; formal specification; specification refinement coverage; Chip scale packaging; Computer science; Design engineering; Formal specifications; Heart; Logic; Plugs; Prototypes; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 2006. Asia and South Pacific Conference on
Print_ISBN :
0-7803-9451-8
Type :
conf
DOI :
10.1109/ASPDAC.2006.1594638
Filename :
1594638
Link To Document :
بازگشت