Title :
An algorithm for standard-cell and gate array placement
Author :
Apanovich, Z.V. ; Marchuk, A.G.
Abstract :
In this paper the authors present an algorithm for standard-cell and gate array placement. This algorithm has been implemented as a part of TOPS-a layout synthesis package developed in the Institute of Informatics Systems. A new heuristics for standard cell placement was proposed that combines the features of iterative improvement with the ability to avoid getting stuck at local minima using a stochastic approach. The authors´ objective was to prevent the program from trapping at local minima on the one hand and on the other to reduce CPU-time compared with simulated annealing
Keywords :
application specific integrated circuits; cellular arrays; circuit layout CAD; integrated circuit technology; logic CAD; logic arrays; TOPS; gate array placement; layout synthesis package; standard cell placement; Circuits; Cost function; Informatics; Iterative algorithms; Iterative methods; Packaging; Partitioning algorithms; Recursive estimation; Simulated annealing; Stochastic processes;
Conference_Titel :
Euro ASIC '92, Proceedings.
Conference_Location :
Paris
Print_ISBN :
0-8186-2845-6
DOI :
10.1109/EUASIC.1992.227985