Title :
Design methodology of FSMs with intrinsic fault tolerance and recovery capabilities
Author :
Leveugle, R. ; Martinez, L.
Author_Institution :
Inst. Nat. Polytech. de Grenoble, France
Abstract :
When ASICs are dedicated to highly dependable applications, concurrent checking and/or fault-tolerance capabilities are necessary on chip. In particular, FSMs must be protected against permanent and transient faults. The authors review the main proposals one can fine on this subject in the literature. Then, an approach is proposed to achieve intrinsic fault tolerance. This approach is based on a specific logic synthesis for FSMs described by their state transition graph
Keywords :
application specific integrated circuits; circuit reliability; error detection; finite state machines; integrated logic circuits; logic design; state assignment; ASICs; FSM; concurrent checking; intrinsic fault tolerance; logic synthesis; recovery capabilities; state transition graph; transient faults; Application specific integrated circuits; Automata; Circuit faults; Circuit synthesis; Design methodology; Error correction codes; Fault detection; Fault tolerance; Logic; Protection;
Conference_Titel :
Euro ASIC '92, Proceedings.
Conference_Location :
Paris
Print_ISBN :
0-8186-2845-6
DOI :
10.1109/EUASIC.1992.228024