DocumentCode :
3261416
Title :
Hardware debugging method based on signal transitions and transactions
Author :
Ohba, Nobuyuki ; Takano, Kohji
Author_Institution :
Tokyo Res. Lab., IBM Japan Ltd., Yamato, Japan
fYear :
2006
fDate :
24-27 Jan. 2006
Abstract :
This paper proposes a hardware design debugging method, transition and transaction tracer (TTT), which probes and records the signals of interest for a long time, hours, days, or even weeks, without a break. It compresses the captured data in real time and stores it in a state transition format in memory. It can be programmed to generate a trigger for a logic analyzer when it detects certain transitions. The visualizer, which shows the captured data in the matrix, timing-chart, and state-transition diagram formats, helps the engineer effectively find bugs.
Keywords :
computer debugging; logic analysers; data capture; data compression; hardware debugging; logic analyzer; signal transaction; signal transition; state transition format; state-transition diagram format; Application specific integrated circuits; Computer bugs; Debugging; Design engineering; Hardware; Logic; Power engineering and energy; Prototypes; Signal analysis; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 2006. Asia and South Pacific Conference on
Print_ISBN :
0-7803-9451-8
Type :
conf
DOI :
10.1109/ASPDAC.2006.1594727
Filename :
1594727
Link To Document :
بازگشت