DocumentCode :
3261470
Title :
Sizing CMOS circuits for increased transient error tolerance
Author :
Dhillon, Yuvraj S. ; Diril, Abdulkadir U. ; Chatterjee, Abhijit ; Singh, Adit D.
Author_Institution :
Georgia Inst. of Technol., Atlanta, GA, USA
fYear :
2004
fDate :
12-14 July 2004
Firstpage :
11
Lastpage :
16
Abstract :
The continuous shrinking of microelectronic device sizes with every technology generation, along with the reduction in supply voltages, is causing a significant decrease in circuit noise margins. This leads to increased susceptibility of circuits to transient errors. In this paper, we propose a methodology to increase the robustness of combinational circuits to transient errors by sizing the gates of the circuit in such a way that the number of errors propagated to the primary output is minimized while the timing requirement is met. Using SPICE simulation, we validate that combinational circuits propagate fewer numbers of transient errors to the circuit output after application of our sizing algorithm.
Keywords :
CMOS logic circuits; combinational circuits; fault tolerance; integrated circuit design; integrated circuit modelling; integrated circuit reliability; logic design; logic simulation; transient response; CMOS circuit sizing; circuit noise margins; combinational circuits; error propagation; gate sizing; timing requirements; transient error susceptibility; transient error tolerance; CMOS technology; Capacitance; Circuit noise; Combinational circuits; Computer errors; Crosstalk; SPICE; Semiconductor device modeling; Tellurium; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium, 2004. IOLTS 2004. Proceedings. 10th IEEE International
Print_ISBN :
0-7695-2180-0
Type :
conf
DOI :
10.1109/OLT.2004.1319653
Filename :
1319653
Link To Document :
بازگشت