DocumentCode :
3261779
Title :
On the evaluation of SEU sensitiveness in SRAM-based FPGAs
Author :
Bernardi, P. ; Reorda, M. Sonza ; Sterpone, L. ; Violante, M.
Author_Institution :
Dipt. di Automatica e Informatica, Politecnico di Torino, Italy
fYear :
2004
fDate :
12-14 July 2004
Firstpage :
115
Lastpage :
120
Abstract :
The growing adoption of SRAM-based field programmable gate arrays (FPGAs) in safety-critical applications demands for efficient methodologies for evaluating their reliability. Single event upsets (SEUs) affecting the configuration memory of SRAM-based FPGAs are a major concern, since they can permanently affect the function implemented by the device. We exploited a fault-injection environment developed at our institution to analyze the impact of such faults on SRAM-based FPGAs when fault tolerant design techniques are adopted. The experimental results allow quantitative evaluations of the effects of these faults, and show that the sensitivity of the TMR design technique mainly depends on the characteristics of the adopted TMR architecture in terms of placing and routing.
Keywords :
fault simulation; field programmable gate arrays; integrated circuit reliability; logic design; logic testing; radiation hardening (electronics); redundancy; SEU; SEU sensitiveness evaluation; SRAM-based FPGA; TMR architecture; TMR placing; TMR routing; fault-injection; reliability evaluation; safety-critical applications; single event upsets; triple modular redundancy; Circuit faults; Costs; Fault tolerance; Field programmable gate arrays; Logic devices; Logic testing; Random access memory; Routing; Single event upset; Space technology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium, 2004. IOLTS 2004. Proceedings. 10th IEEE International
Print_ISBN :
0-7695-2180-0
Type :
conf
DOI :
10.1109/OLT.2004.1319668
Filename :
1319668
Link To Document :
بازگشت