DocumentCode :
3261792
Title :
Design of a CMOS ASIC chip featuring analog neural computational primitives
Author :
Valle, M. ; Caviglia, D.D. ; Bisio, G.M.
Author_Institution :
Dept. of Biophys. & Electron. Eng., Genoa Univ., Italy
fYear :
1992
fDate :
1-5 Jun 1992
Firstpage :
113
Lastpage :
118
Abstract :
An ASIC analog chip which implements the basic computational primitives of a neural model with on-chip learning has been designed and fabricated using a 1.5 μm CMOS technology. The chip contains about 3 K transistors arranged into a matrix of 8×4 synapses fully connected to 4 neurons. Using the chip as basic module, it is possible to obtain more complex networks. The adaptive architecture hosted by the analog continuous-time CMOS VLSI circuits has been devised to support high-level neural computational models (e.g. back propagation). Formal variables of the algorithm are translated into electrical ones. Neural circuits feature a full analog and adaptive behaviour, and directly map into hardware the basic neural computational primitives. Analog adaptive neural computation does not require high computational accuracy. Its implementation through full custom circuits is attractive, as it is efficient and compact
Keywords :
CMOS integrated circuits; analogue processing circuits; application specific integrated circuits; neural nets; 1.5 micron; ASIC analog chip; CMOS technology; adaptive architecture; analog neural computational primitives; computational accuracy; computational primitives; full custom circuits; on-chip learning; synapses; Adaptive systems; Analog computers; Application specific integrated circuits; CMOS analog integrated circuits; CMOS technology; Complex networks; Computer architecture; Neurons; Semiconductor device modeling; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Euro ASIC '92, Proceedings.
Conference_Location :
Paris
Print_ISBN :
0-8186-2845-6
Type :
conf
DOI :
10.1109/EUASIC.1992.228049
Filename :
228049
Link To Document :
بازگشت