DocumentCode :
3261849
Title :
High performance sub-50 nm CMOS with advanced gate stack
Author :
Qi Xiang ; Bin Yu ; Haihong Wang ; Ming-Ren Lin
Author_Institution :
Technol. Res. Group, Adv. Micro Devices Inc., Sunnyvale, CA, USA
fYear :
2001
fDate :
12-14 June 2001
Firstpage :
23
Lastpage :
24
Abstract :
CMOS devices down to 40 nm L/sub gate/ were fabricated with an advanced gate stack consisting of ultra-thin nitride/oxynitride (N/O) stack gate dielectrics, pre-doped dual poly-Si gates, and NiSi. The gate stack employed gate dielectric down to 9 /spl Aring/ equivalent oxide thickness (EOT) and achieved very low gate R/sub s/ below 3 /spl Omega//sq. NiSi not only improves gate R/sub s/ and S/D R/sub sd/, but reduces inversion T/sub ox/ by minimizing dopant deactivation during silicidation. Consequently, about 8% I/sub dsat/ improvement for both N- and P-MOS are observed with NiSi. The CMOS devices with the advanced gate stack also showed very high performance. At V/sub dd/ of 0.9 V, drive currents of 657 /spl mu/A/um for NMOS and 290 /spl mu/A/um for PMOS are obtained at off-state leakage of 100 nA/um. These device data are among the best reported to date. Reliability evaluation shows more than 20 years lifetime for the ultra-thin N/O stack films at operating voltage of 0.9 V.
Keywords :
CMOS integrated circuits; MOSFET; dielectric thin films; leakage currents; semiconductor device metallisation; semiconductor device reliability; silicon compounds; 0.9 V; 20 yr; 50 nm; 9 angstrom; CMOS devices; CMOS gate stack; N-MOS devices; NiSi metallisation; NiSi-Si-SiON-Si/sub 3/N/sub 4/-Si; P-MOS devices; dopant deactivation; drain saturation current; drive currents; equivalent oxide thickness; gate dielectric; gate length; gate saturation resistance; gate stack; inversion oxide thickness; off-state leakage; operating voltage; pre-doped dual poly-Si gates; reliability; silicidation; ultra-thin N/O stack films; ultra-thin nitride/oxynitride stack gate dielectrics; Boron; CMOS technology; Contact resistance; Dielectric devices; Fabrication; MOS devices; MOSFET circuits; Silicidation; Temperature; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 2001. Digest of Technical Papers. 2001 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
4-89114-012-7
Type :
conf
DOI :
10.1109/VLSIT.2001.934928
Filename :
934928
Link To Document :
بازگشت